About the role
AI summarisedThe Senior Analog Layout Engineer will collaborate with global analog design teams to create and verify layouts for high-speed and precision analog integrated circuits. Responsibilities include supporting layout verification and simulation using Cadence Virtuoso, contributing to full project lifecycles, and applying analog layout best practices such as matching, symmetry, and parasitic control. The role requires hands-on experience or academic exposure to analog/mixed-signal layout, familiarity with physical design flow, and a strong foundation in electrical engineering.
FablessOnsite
Key Responsibilities
- Work closely with global engineering teams across Argentina, Singapore, the U.S., and Europe, contributing to collaborative, internationally distributed projects.
- Support layout verification and simulation activities using Cadence Virtuoso, partnering closely with analog designers to iteratively refine, debug, and improve layouts until design specifications are met.
- Participate in projects ranging from a few months to approximately 18 months, with flexibility to move between projects as priorities evolve and new opportunities arise.
- Engage in regular one-on-one and team meetings with your paired analog designer, ensuring clear communication, effective information sharing, and smooth day-to-day collaboration in line with Marvell’s teamwork-driven culture.
- Contribute as an active member of the layout and project teams throughout the full project lifecycle, attending routine technical meetings to provide progress updates and discuss layout-related issues.
- With guidance from senior engineers, assist in identifying, presenting, and addressing layout challenges, helping communicate solutions or learnings encountered during the development of advanced technologies.
Requirements
- Hands-on experience or academic exposure to analog or mixed-signal IC layout, including familiarity with physical implementation layers (diffusion, poly, metal, vias), beyond schematic-level design.
- Exposure to layout of high-speed or precision analog circuits, gained through coursework, internships, or early-career project work.
- Working knowledge of the physical design flow, including floorplanning, layout implementation, and basic verification steps such as DRC and LVS.
- Experience contributing to layouts at different hierarchy levels, such as individual devices, small cells, or functional blocks, with guidance from senior engineers.
- Good communication and teamwork skills, enabling effective collaboration with analog designers, verification engineers, and global teams in a learning-focused environment.
- A solid foundation in electrical engineering concepts, typically through a degree in Electrical or Electronic Engineering, with basic understanding of analog circuits and device behavior.