About the role
AI summarisedThe SR/Principal Engineer, FE CPIE RAM Quality and Ops Engineering role at Micron focuses on driving quality, efficiency, and reliability improvements for RAM defense lines across global fabrication sites. The position involves establishing strategies, models, and systems to reduce wafer at risk, improve quality control, enhance operational efficiency, and standardize Best Known Methods (BKM). The engineer leads cross-functional teams, manages projects, tracks fab performance metrics, and ensures compliance through audits and metrics, while supporting tactical issue resolution and knowledge transfer.
IDMOnsiteFront End
Key Responsibilities
- Establish strategy, models and systems to improve wafer at risk reduction for RAM Defense line hardening
- Establish strategy, model and systems to improve RAM quality control and reduce defect OOC% variation
- Establish strategy, model and systems to improve RAM operation efficiency to achieve labor productivity improvement, Cycle time performance, tool utilization performance for lower cost
- Establish and improve BKM (Best Known Method) related to RAM defense line hardening and operation efficiency
- Ensure BKM sharing spans across all sites regardless of technology and/or site mission differences
- Implement abnormal analysis and improvement
- Lead Copy Smart Team (CST), facilitate taskforce discussion and drive RAM network alignment on strategy business process and roadmap to achieve area objectives and deliver to timelines/commitments
- Support and performs audit and establish metrics that can efficiently audit adoption rate and compliance to business process, BKM and strategy
- Actively provide recommendations to improve and optimize programs and processes to the respective program and/or process owners
- Manage projects with proper Project Management process with metric to track project success
- Track Fab performance metrics for benchmarking purposes. Identify gaps and area of improvements for Fabs
- Provide tactical support and coordination for the Fabs as required for issues of People, Safety, Time to Mature cummulative Yield, Quality, Cost, and Cycle Time
Requirements
- Master's/Bachelor's in Engineering
- Relevant working experiences in RDA and/or Metrology
- Willing and capable of international travel, including Extended International Business Travel (EIBT) assignment to 6 months as needed, to accomplish the goals
- Good communication skills, maintain a strong and open relationship with peer group and appropriate team members in other functional areas such as Process Integration Engineering, Quality Systems, Production Operations Management
- Promote worldwide sharing and transfer of area-specific domain knowledge
- Proficiency, experience and knowledge relating to product and test wafer capacity modeling, wafer at risk modeling, Failure Mode Effect Analysis (FMEA) concept and system, defect analysis tools, sampling strategy and systems, Statistical Process Control (SPC) tools, Cycle Time Management, tableau creation, SQL and Programming language and Organization Change Management have advantage
